Skip to content
Snippets Groups Projects
Select Git revision
  • 21e6075974c82808fc46ffc72384f2cc8074777f
  • vme-testing default
  • ci-test
  • master
  • remoteproc
  • am625-sk-ov5640
  • pcal6534-upstreaming
  • lps22df-upstreaming
  • msc-upstreaming
  • imx8mp
  • iio/noa1305
  • vme-next
  • vme-next-4.14-rc4
  • v4.14-rc4
  • v4.14-rc3
  • v4.14-rc2
  • v4.14-rc1
  • v4.13
  • vme-next-4.13-rc7
  • v4.13-rc7
  • v4.13-rc6
  • v4.13-rc5
  • v4.13-rc4
  • v4.13-rc3
  • v4.13-rc2
  • v4.13-rc1
  • v4.12
  • v4.12-rc7
  • v4.12-rc6
  • v4.12-rc5
  • v4.12-rc4
  • v4.12-rc3
32 results

cacheflush.h

Blame
  • cacheflush.h 1.50 KiB
    /* SPDX-License-Identifier: GPL-2.0-only */
    /*
     * Copyright (C) 2015 Regents of the University of California
     */
    
    #ifndef _ASM_RISCV_CACHEFLUSH_H
    #define _ASM_RISCV_CACHEFLUSH_H
    
    #include <linux/mm.h>
    
    static inline void local_flush_icache_all(void)
    {
    	asm volatile ("fence.i" ::: "memory");
    }
    
    #define PG_dcache_clean PG_arch_1
    
    static inline void flush_dcache_page(struct page *page)
    {
    	if (test_bit(PG_dcache_clean, &page->flags))
    		clear_bit(PG_dcache_clean, &page->flags);
    }
    #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
    
    /*
     * RISC-V doesn't have an instruction to flush parts of the instruction cache,
     * so instead we just flush the whole thing.
     */
    #define flush_icache_range(start, end) flush_icache_all()
    #define flush_icache_user_page(vma, pg, addr, len) \
    	flush_icache_mm(vma->vm_mm, 0)
    
    #ifndef CONFIG_SMP
    
    #define flush_icache_all() local_flush_icache_all()
    #define flush_icache_mm(mm, local) flush_icache_all()
    
    #else /* CONFIG_SMP */
    
    void flush_icache_all(void);
    void flush_icache_mm(struct mm_struct *mm, bool local);
    
    #endif /* CONFIG_SMP */
    
    extern unsigned int riscv_cbom_block_size;
    void riscv_init_cbom_blocksize(void);
    
    #ifdef CONFIG_RISCV_DMA_NONCOHERENT
    void riscv_noncoherent_supported(void);
    #else
    static inline void riscv_noncoherent_supported(void) {}
    #endif
    
    /*
     * Bits in sys_riscv_flush_icache()'s flags argument.
     */
    #define SYS_RISCV_FLUSH_ICACHE_LOCAL 1UL
    #define SYS_RISCV_FLUSH_ICACHE_ALL   (SYS_RISCV_FLUSH_ICACHE_LOCAL)
    
    #include <asm-generic/cacheflush.h>
    
    #endif /* _ASM_RISCV_CACHEFLUSH_H */