Skip to content
Snippets Groups Projects
Select Git revision
  • f1f0f330b1d0ac1bcc38d7c84d439f4fde341a9c
  • master default
  • b4/phy-realtek-clock-fix
  • b4/rk3576-rock4d-phy-timings
  • b4/dw-wdt-fix-initial-timeout
  • radxa-v6.1-vendor-kernel
  • b4/fusb302-race-condition-fix
  • b4/rk3576-rock4d-phy-handling-fixes
  • b4/rk3588-evb1-hdmi-rx
  • b4/rk3576-fix-fspi-pmdomain
  • b4/usbc-for-rock5bp
  • b4/rock5bp-for-upstream
  • rockchip-devel
  • rk3588-test
  • rk3588-test-vendor-cam
  • lf-6.6.y_6.6.23-2.0.0_var01-panfrost
  • rk3588-linked-clk-gate-for-upstream
  • rk3588-gpu-pwr-domain-for-upstream
  • rk3588-rock5b-usbc-for-upstream
  • rk3588-evb1-for-upstream
  • imx95-upstream-with-vendor-display-stack
  • v5.17
  • v5.17-rc8
  • v5.17-rc7
  • v5.17-rc6
  • v5.17-rc5
  • v5.17-rc4
  • v5.17-rc3
  • v5.17-rc2
  • v5.17-rc1
  • v5.16
  • v5.16-rc8
  • v5.16-rc7
  • v5.16-rc6
  • v5.16-rc5
  • v5.16-rc4
  • v5.16-rc3
  • v5.16-rc2
  • v5.16-rc1
  • v5.15
  • v5.15-rc7
41 results

api.c

Blame
  • pci-mid.c 1.65 KiB
    // SPDX-License-Identifier: GPL-2.0
    /*
     * Intel MID platform PM support
     *
     * Copyright (C) 2016, Intel Corporation
     *
     * Author: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
     */
    
    #include <linux/init.h>
    #include <linux/pci.h>
    
    #include <asm/cpu_device_id.h>
    #include <asm/intel-family.h>
    #include <asm/intel-mid.h>
    
    #include "pci.h"
    
    static bool mid_pci_power_manageable(struct pci_dev *dev)
    {
    	return true;
    }
    
    static int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state)
    {
    	return intel_mid_pci_set_power_state(pdev, state);
    }
    
    static pci_power_t mid_pci_get_power_state(struct pci_dev *pdev)
    {
    	return intel_mid_pci_get_power_state(pdev);
    }
    
    static pci_power_t mid_pci_choose_state(struct pci_dev *pdev)
    {
    	return PCI_D3hot;
    }
    
    static int mid_pci_wakeup(struct pci_dev *dev, bool enable)
    {
    	return 0;
    }
    
    static bool mid_pci_need_resume(struct pci_dev *dev)
    {
    	return false;
    }
    
    static const struct pci_platform_pm_ops mid_pci_platform_pm = {
    	.is_manageable	= mid_pci_power_manageable,
    	.set_state	= mid_pci_set_power_state,
    	.get_state	= mid_pci_get_power_state,
    	.choose_state	= mid_pci_choose_state,
    	.set_wakeup	= mid_pci_wakeup,
    	.need_resume	= mid_pci_need_resume,
    };
    
    #define ICPU(model)	{ X86_VENDOR_INTEL, 6, model, X86_FEATURE_ANY, }
    
    /*
     * This table should be in sync with the one in
     * arch/x86/platform/intel-mid/pwr.c.
     */
    static const struct x86_cpu_id lpss_cpu_ids[] = {
    	ICPU(INTEL_FAM6_ATOM_PENWELL),
    	ICPU(INTEL_FAM6_ATOM_MERRIFIELD),
    	{}
    };
    
    static int __init mid_pci_init(void)
    {
    	const struct x86_cpu_id *id;
    
    	id = x86_match_cpu(lpss_cpu_ids);
    	if (id)
    		pci_set_platform_pm(&mid_pci_platform_pm);
    	return 0;
    }
    arch_initcall(mid_pci_init);